# **Low-Power T1/E1 Integrated Short Haul Transceiver** with Receive Jitter Attenuation

## **Description**

The 29C304A is a fully integrated low-power transceiver for both North American 1.544 MHz (T1), and European 2.048 MHz (E1/CEPT) applications. It features a constant low output impedance transmitter allowing for high transmitter return loss in T1/E1 applications. Transmit pulse shapes (DSX-1 or E1/CEPT) are selectable for various line lengths and cable types.

The 29C304A provides receive jitter attenuation starting at 3 Hz, and is microprocessor controllable through a serial interface.

It offers a variety of diagnostic features including transmit and receive monitoring. The device incorporates an on-chip crystal oscillator, and also accepts digital clock inputs. It uses an advanced double-poly, double-metal CMOS process and requires only a single 5-volt power supply.

The MHS 29C304A finds applications in widely diverse areas of telecommunication, including :

- PCM / Voice Channel Banks
- Data Channel Bank / Concentrator
- T1 / E1 multiplexer
- Digital Access and Cross-connect Systems (DACS)
- Computer to PBX interface (CPI & DMI)
- High speed data transmission lines
- Interfacing Customer Premises Equipment to a CSU
- Digital Loop carrier (DLC) terminals

#### **Features**

- Low power consumption (400 mW maximum) 40 % less than the 29C300
- Constant low output impedance transmitter regardless of data pattern
- High transmit and receive return loss
- Meets or exceeds all industry specifications including CCITT G.703, ANSI T1.403 and AT&T PUB 62411
- Compatible with MHS 29C96 and most other popular PCM framers
- Line driver, data recovery and clock recovery functions.
- Minimum receive signal of 500 mV

- Selectable slicer levels (CEPT/DSX-1) improve SNR
- Programmable transmit equalizer shapes pulses to meet DSX-1 pulse template from 0 to 655 FT
- Local and remote loopback functions
- Transmit/receive performance monitors with DPM and los outputs
- Receiver jitter tolerance 0.4 UI from 40 kHz to 100 kHz
- Receive jitter attenuation starting at 3 Hz
- Microprocessor controllable
- Available in 28 pin DIP or PLCC

**MATRA MHS** 

Figure 1. 29C304A Block Diagram.



## **Interface**

#### **Pin Configuration**



# MATRA MHS

29C304A

# **Pin Description**

## Table 1:

| Symbol  | Pin# | I/O | Name                             | Description                                                                                                                                                                                                                                                                                                                                                     |
|---------|------|-----|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MCLK    | 1    | I   | Master Clock                     | A 1.544 or 2.048 MHz clock input used to generate internal clocks. Upon Loss of Signal (LOS), RCLK is derived from MCLK. If MCLK is not applied, this pin should be grounded.                                                                                                                                                                                   |
| TCLK    | 2    | I   | Transmit Clock                   | Transmit clock input. TPOS and TNEG are sampled on the falling edge of TCLK.                                                                                                                                                                                                                                                                                    |
| TPOS    | 3    | I   | Transmit<br>Positive Data        | Input for positive pulse to be transmitted on the twisted-pair line.                                                                                                                                                                                                                                                                                            |
| TNEG    | 4    | I   | Transmit<br>Negative Data        | Input for negative pulse to be transmitted on the twisted-pair line.                                                                                                                                                                                                                                                                                            |
| MODE    | 5    | I   | Mode Select                      | Setting MODE to logic 1 puts the 29C304A in the Host mode. In the Host mode, the serial interface is used to control the 29C304A and determine its status.  Setting MODE to logic 0 puts the 29C304A in the Hardware (H/W) mode. In the Hardware mode the serial interface is disabled and hard-wired pins are used to control configuration and report status. |
| RNEG    | 6    | 0   | Receive<br>Negative Data         | Received data outputs. A signal on RNEG corresponds to receipt of a negative pulse on RTIP and RRING. A signal on RPOS corresponds to receipt of a positive pulse on RTIP and RRING. RNEG and RPOS outputs are Non-Return-to-Zero                                                                                                                               |
| RPOS    | 7    | 0   | Receive<br>Positive Data         | (NRZ). Both outputs are stable and valid on the rising edge of RCLK. In the Host mode, CLKE determines the clock edge at which these outputs are stable and valid. In the Hardware mode both outputs are stable and valid on the rising edge of RCLK.                                                                                                           |
| RCLK    | 8    | 0   | Recovered Clock                  | This is the clock recovered from the signal received at RTIP and RRING.                                                                                                                                                                                                                                                                                         |
| XTALIN  | 9    | I   | Crystal Input                    | An external crystal operating at four times the bit rate (6.176 MHz for DSX-1, 8.192 MHz for E1 applications with an 18.7 pF load) is required to enable the jitter attenuation                                                                                                                                                                                 |
| XTALOUT | 10   | 0   | Crystal Output                   | function of the 29C304A. These pins may be also used to disable the jitter attenuator by connecting the XTALIN pin to the positive supply through a resistor, and tying the XTALOUT pin to ground.                                                                                                                                                              |
| DPM     | 11   | 0   | Driver<br>Performance<br>Monitor | DPM goes to a logic 1 when the transmit monitor loop (MTIP and MRING) does not detect a signal for 63 ± 2 clock periods. DPM remains at logic 1 until a signal is detected.                                                                                                                                                                                     |
| LOS     | 12   | 0   | Loss Of Signal                   | LOS goes to a logic 1 when 175 consecutive spaces have been detected. LOS returns to a logic 0 when the received signal reaches 12.5% one density, based on 4 ones in any 32 bit periods with no more than 15 consecutive zeros.                                                                                                                                |
| TTIP    | 13   | 0   | Transmit Tip                     | Differential Driver Outputs. These low impendance outputs achieve maximum power savings through a 1:1.15 transformer (T1), or a 1:1 (75 $\Omega$ ) or 1:1.26 (120- $\Omega$ ) transformer (E1)                                                                                                                                                                  |
| TRING   | 16   | 0   | Transmit Ring                    | without additional components. To provide higher return loss, resistors may be used in series with a transformer as specified in Tables 8, 9 and 10.                                                                                                                                                                                                            |
| TGND    | 14   | -   | Transmit Ground                  | Ground return for the transmit drivers power supply TV+.                                                                                                                                                                                                                                                                                                        |
| TV+     | 15   | I   | Transmit<br>Power Supply         | + 5 VDC power supply input for the transmit drivers. TV+ must not vary from RV+ by more than $\pm$ 0.3 V.                                                                                                                                                                                                                                                       |

**Table 1: (continued)** 

| Symbol | Pin# | I/O | Name                                 | Description                                                                                                                                                                                                                                                                                                                            |
|--------|------|-----|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MTIP   | 17   | I   | Monitor Tip                          | These pins are used to monitor the tip and ring transmit outputs. The transceiver can be connected to monitor its own output or the output of another 29C304A on the board. To prevent false interrupts in the host mode if the monitor is not                                                                                         |
| MRING  | 18   | I   | Monitor Ring                         | used, apply a clock signal to one of the monitor pins and tie the other monitor pin to approximately the clock's mid-level voltage. The monitor clock can range from 100 kHz to the TCLK frequency.                                                                                                                                    |
| RTIP   | 19   | I   | Receive Tip                          | The AMI signal received from the line is applied at these pins.  A center-tapped, center-grounded, 2:1 step-up transformer is                                                                                                                                                                                                          |
| RRING  | 20   | I   | Receive Ring                         | <ul> <li>required on these pins. Data and clock from the signal applied<br/>at these pins are recovered and output on the RPOS/RNEG,<br/>and RCLK pins.</li> </ul>                                                                                                                                                                     |
| RV+    | 21   | I   | Receive<br>Power Supply              | + 5 VDC power supply for all circuits except the transmit drivers. (Transmit drivers are supplied by TV+.)                                                                                                                                                                                                                             |
| RGND   | 22   | _   | Receive Ground                       | Ground return for power supply RV+.                                                                                                                                                                                                                                                                                                    |
| ĪNT    | 23   | О   | Interrupt<br>(Host Mode)             | This 29C304A Host mode output goes low to flag the host processor when LOS or DPM go active. INT is an open-drain output and should be tied to power supply RV+ through a resistor. INT is reset by clearing the respective register bit (LOS and/or DPM.)                                                                             |
| EC1    |      | I   | Equalizer<br>Control 1<br>(H/W Mode) | The signal applied at this pin in the 29C304A. Hardware mode is used in conjunction with EC2 and EC3 inputs to determine shape and amplitude of AMI output transmit pulses.                                                                                                                                                            |
| SDI    | 24   | I   | Serial Data In<br>(Host Mode)        | The serial data input stream is applied to this pin when the 29C304A operates in the Host mode. SDI is sampled on the rising edge of SCLK.                                                                                                                                                                                             |
| EC2    | 24   | I   | Equalizer<br>Control 2<br>(H/W Mode) | The signal applied at this pin in the 29C304A. Hardware mode is used in conjunction with EC1 and EC3 inputs to determine shape and amplitude of AMI output transmit pulses.                                                                                                                                                            |
| SDO    | 25   | О   | Serial Data Out<br>(Host Mode)       | The serial data from the on-chip register is output on this pin in the 29C304A Host mode. If CLKE is high, SDO is valid on the rising edge of SCLK. If CLKE is low SDO is valid on the failing edge of SCLK. This pin goes to a high-impedance state when the serial port is being written to and when $\overline{\text{CS}}$ is high. |
| EC3    |      | I   | Equalizer<br>Control 3<br>(H/W Mode) | The signal applied at this pin in the 29C304A. Hardware mode is used in conjunction with EC1 and EC2 inputs to determine shape and amplitude of AMI output transmit pulses.                                                                                                                                                            |
| CS     |      | I   | Chip Select<br>(Host Mode)           | This input is used to access the serial interface in 29C304A Host mode. For each read or write operation, $\overline{\text{CS}}$ must transition from high to low, and remain low.                                                                                                                                                     |
| RLOOP  | 26   | I   | Remote<br>Loopback<br>(H/W Mode)     | This input controls loopback functions in the 29C304A Hardware mode. Setting RLOOP to a logic 1 enables the Remote Loopback mode. Setting both RLOOP and LLOOP causes a Reset.                                                                                                                                                         |
| SCLK   |      | I   | Serial Clock<br>(Host Mode)          | This clock is used in the 29C304A Host mode to write data to or read data from the serial interface registers.                                                                                                                                                                                                                         |
| LLOOP  | 27   | I   | Local Loopback<br>(H/W Mode)         | This input controls loopback functions in the 29C304A Hardware mode. Setting LLOOP to a logic 1 enables the Local Loopback Mode.                                                                                                                                                                                                       |

TEMIC

# MATRA MHS **29C304A**

**Table 1: (continued)** 

| Symbol | Pin# | I/O | Name                               | Description                                                                                                                                                                                                                                                     |
|--------|------|-----|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKE   | 28   | I   | Clock Edge<br>(Host Mode)          | Setting CLKE to logic 1 causes RPOS and RNEG to be valid on the falling edge of RCLK, and SDO to be valid on the rising edge of SCLK. When CLKE is a logic 0, RPOS and RNEG are valid on the rising edge of RCLK, and SDO is valid on the falling edge of SCLK. |
| TAOS   |      | I   | Transmit<br>All Ones<br>(H/W Mode) | When set to a logic 1, TAOS causes the 29C304A (Hardware mode) to transmit a continuous stream of marks at the TCLK frequency. Activating TAOS causes TPOS and TNEG inputs to be ignored. TAOS is inhibited during Remote Loopback.                             |

## **Functional Description**

The 29C304A is a fully integrated PCM transceiver for both 1.544 MHz (DSX-1) and 2.048 MHz (E1) applications. It allows full-duplex transmission of digital data over existing twisted-pair installations.

Figure 1 is a simplified block diagram of the 29C304A. The 29C304A transceiver interfaces with two twisted-pair lines, one twisted-pair for transmit, one twisted-pair for receive.

#### Receiver

The 29C304A receives the signal input from one twisted-pair line on each side of a center-grounded transformer. Positive pulses are received at RTIP and negative pulses are received at RRING. Recovered data is output at RPOS and RNEG, and the recovered clock is output at RCLK. Refer to Table 2 and Figure 2 for 29C304A receiver timing.

The signal received at RPOS and RNEG is processed through the peak detector and data slicers. The peak detector samples the inputs and determines the maximum value of the received signal. A percentage of the peak value is provided to the data slicers as a threshold level to ensure optimum signal-to-noise ratio. For DSX-1 applications (determined by Equalizer Control inputs  $EC1 - EC3 \neq 000$ ) the threshold is set to 70 % of the peak value. This threshold is maintained above 65 % for up to 15 successive zeros over the range of specified operating conditions. For E1 applications (EC inputs = 000 or 001)

the threshold is 50 %.

The receiver is capable of accurately recovering signals with up to  $-13.6~\mathrm{dB}$  of attenuation (from 2.4 V), corresponding to a received signal level of approximately 500 mV. Maximum line length is 1500 feet of ABAM cable (approximately 6 dB of attenuation). Regardless of received signal level, the peak detectors are held above a minimum level of .3 V to provide immunity from impulsive noise.

After processing through the data slicers, the received signal is routed to the data and clock recovery sections, and to the receive monitor. The data and clock recovery circuits are highly tolerant with an input jitter tolerance significantly better than required by Pub 62411, as shown in Figure 3.

The receiver monitor loads a digital counter at the RCLK frequency. The count is incremented each time a zero is received, and reset to zero each time a one (mark) is received. Upon receipt of 175 consecutive zeros the LOS pin goes high, and a smooth transition replaces the RCLK output with the MCLK. (If MCLK is not supplied the RCLK output will be replaced with the centered crystal clock.) The LOS pin is reset when the received signal reaches 12.5 % ones density (4 marks in 32 bits) with no more than 15 consecutive zeros.

Recovered clock signals are supplied to the jitter attenuator and the data latch. The recovered data is passed to the elastic store where it is buffered and synchronized with the dejittered recovered clock (RCLK).

Table 2: 29C304A Receive Timing Characteristics (See Figure 2).

| Symbol            | Parameter                 |       | Min | Typ <sup>1</sup> | Max | Units |
|-------------------|---------------------------|-------|-----|------------------|-----|-------|
| RCLKd             | Receive clock duty cycle  | 40    | -   | 60               | %   |       |
| $t_{\mathrm{PW}}$ | Descional all mules milds | DSX-1 | -   | 324              | _   | ns    |
| $t_{\mathrm{PW}}$ | Receive clock pulse width | CEPT  | -   | 244              | -   | ns    |
| t <sub>SUR</sub>  | RPOS/RNEG to RCLK         | DSX-1 | _   | 274              | _   | ns    |
| $t_{SUR}$         | rising setup time         | CEPT  | _   | 194              | _   | ns    |
| t <sub>HR</sub>   | RCLK rising to RPOS /     | DSX-1 | _   | 274              | _   | ns    |
| t <sub>HR</sub>   | RNEG hold time            | CEPT  | _   | 194              | _   | ns    |

Note: 1. Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.

Figure 2. 29C304A Receive Clock Timing.



#### **Jitter Attenuation**

Jitter attenuation of the 29C304A clock and data outputs is provided by a Jitter Attenuation Loop (JAL) and an Elastic Store (ES). An external crystal oscillating at 4 times the bit rate provides clock stabilization. Refer to Table 3 for crystal specifications. The ES is a  $32 \times 2$ -bit register. Recovered data is clocked into the ES with the recovered clock signal, and clocked out of the ES with the dejittered clock from the JAL. When the bit count in the ES is within two bits of overflowing or underflowing, the ES adjusts the output clock by 1/8 a bit period. The ES produces an average delay of 16 bits in the receive path.

#### Transmitter

Data received for transmission onto the line is clocked serially into the device at TPOS and TNEG. Input synchronization supplied by the transmit clock (TCLK). If TCLK is not supplied the transmitter remains powered down, except during remote loopback. Refer to Table 4 and Figure 4 for master and transmit clock timing characteristics.

The transmitted pulse shape is determined by Equalizer Control signals EC1 through EC3 as shown in Table 5. Equalizer Control signals may be hardwired in the Hardware mode, or input as part of the serial data stream (SDI) in the Host mode. Shaped pulses are applied to the AMI line driver for transmission onto the line at TTIP and TRING. The line driver provides a constant low output impedance of 3  $\Omega$  (typical). This well controlled output impedance provides excellent return loss (> 20 dB) when used with external 9.4  $\Omega$  precision resistors ( $\pm$  1 % accuracy) in series with a transmit transformer with a turns ratio of 1:2.3 ( $\pm$  2 % accuracy). Series resistors also provide increased surge protection and reduce short circuit current flow.

Figure 3. Typical Receiver Input Jitter Tolerance (Loop Mode).

MATRA MHS



Table 3: 29C304A Crystal Specifications (External).

| Parameter                   | Т1                                                                                     | E1                                                                                   |
|-----------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| Frequency                   | 6.176 MHz                                                                              | 8.192 MHz                                                                            |
| Frequency Stability         | ± 20 ppm @ 25°C<br>± 25 ppm from – 40°C to 85°C<br>(Ref 25°C reading)                  | ± 20 ppm @ 25°C<br>± 25 ppm from – 40°C to 85°C<br>(Ref 25°C reading)                |
| D. II. L. II.               | $CL = 11 \text{ pF to } 18.7 \text{ pF, } +\Delta F = 175 \text{ to } 195 \text{ ppm}$ | $CL = 11 \text{ pF to } 18.7 \text{ pF}, +\Delta F = 95 \text{ to } 115 \text{ ppm}$ |
| Pullability                 | $CL = 18.7 \text{ pF to } 34 \text{ pF}, -\Delta F = 175 \text{ to } 195 \text{ ppm}$  | $CL = 18.7 \text{ pF to } 34 \text{ pF}, -\Delta F = 95 \text{ to } 115 \text{ ppm}$ |
| Effective series resistance | 40 Ω Maximum                                                                           | 30 Ω Maximum                                                                         |
| Crystal cut                 | AT                                                                                     | AT                                                                                   |
| Resonance                   | Parallel                                                                               | Parallel                                                                             |
| Maximum drive level         | 2.0 mW                                                                                 | 2.0 mW                                                                               |
| Mode of operation           | Fundamental                                                                            | Fundamental                                                                          |
| Crystal holder              | HC49 (R3W), $C_o = 7 \text{ pF maximum}$<br>$C_M = \text{fF typical}$                  | HC49 (R3W), $C_o = 7$ pF maximum $C_M = 17$ fF typical                               |

Pulses can be shaped for either 1.544 or 2.048 MHz applications. 1.544 MHz pulses for DSX-1 applications can be programmed to match line lengths from 0 to 655 feet of ABAM cable. The 29C304A also matches FCC and ECSA specifications for CSU applications. A 1:1.15 transmit transformer is used for 1.544 MHz systems. For higher return loss in DSX-1 applications, use 9.4  $\Omega$ resistors in series with a 1:2.3 transmit transformer.

| Table 4: | 29C304A Master | Clock and | <b>Transmit</b> | <b>Timing</b> | Characteristics | (See Figure 4). |
|----------|----------------|-----------|-----------------|---------------|-----------------|-----------------|
|          |                |           |                 |               |                 |                 |

| Symbol           | Parameter                   |                              | Min | Typ <sup>1</sup> | Max  | Units |
|------------------|-----------------------------|------------------------------|-----|------------------|------|-------|
| MCLK             | Master clock                | DSX-1                        | -   | 1.544            | -    | MHz   |
| MCLK             | frequency                   | E1                           | -   | 2.048            | _    | MHz   |
| MCLKt            | Master clock tolerance      |                              | _   | ± 100            | -    | ppm   |
| MCLKd            | Master clock duty           | Master clock duty cycle      |     | _                | 60   | %     |
| fc               | Crystal                     | DSX-1                        | -   | 6.176            | -    | MHz   |
| fc               | frequency                   | E1                           | _   | 8.192            | -    | MHz   |
| TCLK             | Transmit clock              | DSX-1                        | _   | 1.544            | -    | MHz   |
| TCLK             | frequency                   | E1                           | _   | 2.048            | -    | MHz   |
| TCLKt            | Transmit clock to           | erance                       | _   | _                | ± 50 | ppm   |
| TCLKd            | Transmit clock du           | ty cycle                     | 40  | -                | 60   | %     |
| t <sub>SUT</sub> | TPOS/TNEG to T              | TPOS/TNEG to TCLK setup time |     | _                | -    | ns    |
| t <sub>HT</sub>  | TCLK to TPOS/TNEG Hold time |                              | 25  | _                | _    | ns    |

Figure 4. 29C304A Transmit Clock Timing.



2.048 MHz pulses can drive coaxial or shielded twisted-pair lines. For E1 systems, a 1:2 transmit transformer and series resistors are recommended. This design meets or exceeds all CCITT and European PTT specifications for transmit and receive return loss. A 1:1 or 1:1.26 transformer may be used without series resistors.

#### **Driver Performance Monitor**

The transceiver incorporates a Driver Performance Monitor (DPM) in parallel with TTIP and TRING at the output transformer. The DPM output goes high upon detection of 63 consecutive zeros. It is reset when a one is detected on the transmit line, or when a reset command is received.

#### Line Code

The 29C304A transmits data as 50 % AMI line code as shown in Figure 5. The output driver maintains a constant low output impedance regardless of whether it is driving marks or spaces

Figure 5. 50 % AMI Coding.



#### **Operating Modes**

The 29C304A transceiver can be controlled through hard-wired pins (Hardware mode) or by a microprocessor through a serial interface (Host mode). The mode of operation is set by the MODE pin logic level. The 29C304A can also be commanded to operate in one of several diagnostic modes.

#### **Host Mode Operation**

To allow a host microprocessor to access and control the 29C304A through the serial interface, MODE is set to 1.

The serial interface (SDI/SDO) uses a 16-bit word consisting of an 8-bit Command/Address byte and an 8-bit Data byte. Figure 6 shows the serial interface data structure and timing.

The Host mode provides a latched Interrupt output (INT) which is triggered by a change in the Loss of Signal (LOS) and/or Driver Performance Monitor (DPM) bits. The Interrupt is cleared when the interrupt condition no longer exists, and the host processor enables the respective bit in the serial input data byte. Host mode also allows control of the serial data and receive data output timing. The

Clock Edge (CLKE) signal determines when these outputs are valid, relative to the Serial Clock (SCLK) or RCLK as follows:

| CLKE | Output | Clock | Valid Edge |
|------|--------|-------|------------|
| LOW  | RPOS   | RCLK  | Rising     |
|      | RNEG   | RCLK  | Rising     |
|      | SDO    | SCLK  | Falling    |
| HIGH | RPOS   | RCLK  | Falling    |
|      | RNEG   | RCLK  | Falling    |
|      | SDO    | SCLK  | Rising     |

The 29C304A serial port is addressed by setting bit A4 in the Address/Command byte, corresponding to address 16. The 29C304A contains only a single output data register so no complex chip addressing schem is required. The register is accessed by causing the Chip Select (CS) input to transition from high to low. Bit 1 of the serial Address/Command byte provides Read/Write control when the chip is accessed. A logic 1 indicates a read operation, and a logic O indicates a write operation. Table 6 lists serial data output bit combinations for each status. Serial data I/O timing characteristics are shown in Table 7, and Figures 7 and 7.

**Table 5: Equalizer Control Inputs.** 

| EC3                   | EC2                   | EC1              | Line Length <sup>1</sup>                                                                            | Cable Loss <sup>2</sup>                        | Application                                                      | Frequency |
|-----------------------|-----------------------|------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------------------------------------------------|-----------|
| 0<br>1<br>1<br>1<br>1 | 1<br>0<br>0<br>1<br>1 | 1<br>0<br>1<br>0 | 0 – 133 ft ABAM<br>133 – 266 ft ABAM<br>266 – 399 ft ABAM<br>399 – 533 ft ABAM<br>533 – 655 ft ABAM | 0.6 dB<br>1.2 dB<br>1.8 dB<br>2.4 dB<br>3.0 dB | DSX-1                                                            | 1.544 MHz |
| 0                     | 0                     | 0                | CCITT Recommendation G.703                                                                          |                                                | E1 – Coax (75 $\Omega$ )<br>E1 – Twisted–pair<br>(120 $\Omega$ ) | 2.048 MHz |
| 0                     | 1                     | 0                | FCC Part 68, Option A                                                                               |                                                | CSU                                                              | 1.544 MHz |
| 0                     | 1                     | 1                | ECSA T10                                                                                            | C1.2                                           |                                                                  |           |

Notes: 1. Line length from transceiver to DSX-1 cross-connect point.

2. Maximum cable loss at 772 kHz.

#### **Hardware Mode Operation**

In Hardware mode the transceiver is accessed and controlled through individuals pins. With the exception of the INT and CLKE functions, Hardware mode provides all the functions provided in the Host mode. In the Hardware mode RPOS and RNEG outputs are valid on the rising edge of RCLK. To operate in Hardware mode, MODE must be set to O. Equalizer Control signals (EC1)

through EC3) are input on the Interrupt, Serial Data In and Serial Data Out pins. Diagnostic control for Remote Loopback (RLOOP), Local Loopback (LLOOP), and Transmit All Ones (TAOS) modes is provided through the individual pins uses to control serial interface timing in the Host mode.

MATRA MHS

## **Reset Operation**

Upon power up, the transceiver is held static until the power supply reaches approximately 3V. Upon crossing this threshold, the device begins a 32 ms reset cycle to calibrate the transmit and receive delay lines and lock the

Phase Lock Loop to the receive line. A reference clock is required to calibrate the delay lines. The transmitter reference is provided by TCLK. The crystal oscillator provides the receiver reference. If the 29C304A crystal oscillator is grounded, MCLK is used as the receiver reference clock.

Table 6: 29C304A Serial Data Output Bits (See Figure 6).

| BIT D5 | BIT D6 | BIT D7 | Status                                                                          |
|--------|--------|--------|---------------------------------------------------------------------------------|
| 0      | 0      | 0      | Reset has occurred, or no program input.                                        |
| 0      | 0      | 1      | TAOS active                                                                     |
| 0      | 1      | 0      | Local Loopback active                                                           |
| 0      | 1      | 1      | TAOS and Local Loopback active                                                  |
| 1      | 0      | 0      | Remote Loopback active                                                          |
| 1      | 0      | 1      | DPM has changed state since last Clear DPM occurred                             |
| 1      | 1      | 0      | LOS has changed state since last Clear LOS occurred                             |
| 1      | 1      | 1      | LOS and DPM have both changed state since last Clear DPM and Clear LOS occurred |

Figure 6. 29C304A Serial Interface Data Structure.



| Symbol                          | Parameter                                                      | Test Conditions              | Min              | Typ <sup>1</sup> | Max | Units |
|---------------------------------|----------------------------------------------------------------|------------------------------|------------------|------------------|-----|-------|
| t <sub>RF</sub>                 | Rise/Fall time – any digital output                            | Load 1.6 mA, 50 pF           | _                | _                | 100 | ns    |
| t <sub>DC</sub>                 | SDI to SCLK setup time                                         |                              | 50               | -                | -   | ns    |
| t <sub>CDH</sub>                | SCLK to SDI hold time                                          |                              | 50               | -                | -   | ns    |
| t <sub>CL</sub>                 | SCLK low time                                                  |                              | 240              | -                | -   | ns    |
| t <sub>CH</sub>                 | SCLK high time                                                 |                              | 240              | -                | -   | ns    |
| t <sub>R</sub> , t <sub>F</sub> | SCLK rise and fall time                                        |                              | _                | -                | 50  | ns    |
| t <sub>CC</sub>                 | CS to SCLK setup time                                          |                              | 50               | _                | -   | ns    |
| t <sub>CCH</sub>                | SCLK to CS hold time                                           |                              | 50               | -                | -   | ns    |
| t <sub>CWH</sub>                | CS inactive time                                               |                              | 250              | -                | -   | ns    |
| t <sub>CDV</sub>                | SCLK to SDO valid                                              |                              | _                | -                | 200 | ns    |
| t <sub>CDZ</sub>                | SCLK falling edge or $\overline{CS}$ rising edge to SDO high Z |                              | -                | 100              | -   | ns    |
| Note: 1. Ty                     | pical figures are at 25°C and are for design a                 | nid only; not guaranteed and | not subject to p | roduction testi  | ng. |       |

Figure 7. 29C304A Serial Data Input Timing Diagram.



Figure 8. 29C304A Serial Data Output Timing Diagram.



29C304A MATRA MHS

The transceiver can also be reset from the Host or Hardware mode. In Host mode, reset is commanded by simultaneously writing RLOOP and LLOOP to the register. In Hardware mode, reset is commanded by holding RLOOP and LLOOP high simultaneously for 200 ns. Reset is initiated on the falling edge of the reset request. In either mode, reset clears and sets all registers to 0 and centers the oscillator, then calibration begins.

#### **Diagnostic Mode Operation**

In Transmit All Ones (TAOS) mode the TPOS and TNEG inputs to the transceiver are ignored. The transceiver transmits a continuous stream of 1's when the TAOS mode is activated. TAOS can be commanded simultaneously with Local Loopback, but is inhibited during Remote Loopback.

In Remote Loopback (RLOOP) mode, the transmit data an clock inputs (TPOS, TNEG and TCLK) are ignored. The RPOS and RNEG outputs are looped back through the transmit circuits and output on TTIP and TRING at the RCLK frequency. Receiver circuits are unaffected by the RLOOP command and continue to output the RPOS, RNEG and RCLK signals received from the twisted-pair line.

In Local Loopback (LLOOP) mode, the receiver circuits are inhibited. The transmit data and clock inputs (TPOS, TNEG and TCLK) are looped back onto the receive data and clock outputs (RPOS, RNEG and RCLK.) The transmitter circuits are unaffected. The TPOS and TNEG inputs (or a stream of 1's if the TAOS command is active) will be transmitted normally. When used in this mode with a crystal, the transceiver can be used as a stand-alone jitter attenuator.

Figure 9. Typical 29C304A 1.544 MHz T1 Application (Host Mode).



Note 1: In addition to the 29C96, the 29C304A is compatible with a wide variety of digital framing and signaling devices.

#### **Power Requirements**

The 29C304A is a low-power CMOS device. It operates from a single +5 V power supply which can be connected externally to both the transmitter and receiver. However, the two inputs must be within  $\pm$  .3V of each other, and

decoupled to their respective grounds separately, as shown in Figure 9. Isolation between the transmit and receive circuits is provided internally. During normal operation or local loopback, the transmitter powers down if TCLK is not supplied.

Figure 10. Typical 29C304A DSX-1 Application (Hardware Mode).



29C304A MATRA MHS

## **Applications**

#### 1.544 MHz T1 Interface Applications

Figure 9 is a typical 1.544 MHz T1 application using a 1:1.15 transmit transformer without in-line resistors to provide maximum power savings. The 29C304A is shown in the Host mode with the 29C96 T1/ESF Framer providing the digital interface with the host controller. The power supply inputs are tied to a common bus with appropriate decoupling capacitors installed (1.0  $\mu$ F on the transmit side, 68  $\mu$ F and 0.1  $\mu$ F on the receive side.)

#### 1.544 MHz DSX-1 Applications

Figure 10 is a 1.544 MHz DSX-1 application using EC code 011. For DSX-1 applications, series resistors can be

used to provide higher return loss. Table 8 lists transformer ratios, Rt values and typical return losses for 1.544 MHz EC codes.

Table 8: T1/DSX-1 Output Combinations (100  $\Omega$ ).

| EC        | Xfmr Ra-<br>tio <sup>1</sup> | Rt Value <sup>2</sup>                               | Rtn Loss <sup>3</sup> |  |
|-----------|------------------------------|-----------------------------------------------------|-----------------------|--|
| 011 – 111 | 1:1.15                       | $Rt = 0 \Omega$ $Rt = 9.4 \Omega$ $Rt = 9.4 \Omega$ | 0.5 dB                |  |
| 011 – 111 | 1:2                          |                                                     | 20 dB                 |  |
| 011 – 111 | 1:2.3                        |                                                     | 28 dB                 |  |

**Notes:** 1. Transformer turns ratio accuracy is  $\pm 2$  %.

- 2. Rt values are  $\pm 1$  %.
- 3. Typical return loss, 102 kHz 2.048 MHz band.

Figure 11. 29C304A 2.048 MHz E1 Application (Hardware Mode).



#### 2.048 MHz E1/CEPT Interface Applications

Figure 11 is a 2.048 MHz E1/CEPT TWP applications using EC code 001 and 15  $\Omega$  Rt resistors in line with the transmit transformer to provide high return loss and surge protection. When high return loss is not a critical factor, a 1:1 or 1:1.26 transformer without in-line resistors provides maximum power savings. Tables 9 and 10 list typical return loss figures for various transformer ratios, Rt values and associated 2.048 MHz EC codes for 75  $\Omega$ coax and 120  $\Omega$  TWP, respectively. The 29C304A is shown in Hardware mode with the 29C96 E1/CRC4 Framer. The hard-wired control lines for TAOS, LLOOP and RLOOP are individually controllable, and the LLOOP and RLOOP lines are also tied to a single control for the Reset function. As in the DSX-1 application Figure 10, this configuration is illustrated with a crystal in place to enable the 29C304A Jitter Attenuation Loop, and a single power supply bus.

**Table 9 : E1/CEPT Output Combinations (75 \Omega)** 

| EC  | Xfmr Ra-<br>tio <sup>1</sup> | Rt Value <sup>2</sup>                                                 | Rtn Loss <sup>3</sup> |  |
|-----|------------------------------|-----------------------------------------------------------------------|-----------------------|--|
| 001 | 1:1                          | $Rt = 10 \Omega$ $Rt = 14.3 \Omega$ $Rt = 0 \Omega$ $Rt = 9.4 \Omega$ | 5 dB                  |  |
| 001 | 1:2                          |                                                                       | 12 dB                 |  |
| 000 | 1:1                          |                                                                       | 0.5 dB                |  |
| 000 | 1:2                          |                                                                       | 24 dB                 |  |

**Notes:** 1. Transformer turns ratio accuracy is  $\pm 2 \%$ .

2. Rt values are  $\pm 1$  %.

3. Typical return loss, 102 kHz – 2.048 MHz band.

Table 10: E1/CEPT Output Combinations (120  $\Omega$ )

| EC  | Xfmr Ra-<br>tio <sup>1</sup> | Rt Value <sup>2</sup>                                              | Rtn Loss <sup>3</sup> |  |
|-----|------------------------------|--------------------------------------------------------------------|-----------------------|--|
| 001 | 1:1                          | $Rt = 0 \Omega$ $Rt = 15 \Omega$ $Rt = 0 \Omega$ $Rt = 8.7 \Omega$ | 0.5 dB                |  |
| 001 | 1:2                          |                                                                    | 30 dB                 |  |
| 000 | 1:1.26                       |                                                                    | 0.5 dB                |  |
| 000 | 1:2                          |                                                                    | 12 dB                 |  |

**Notes:** 1. Transformer turns ratio accuracy is  $\pm 2 \%$ .

2. Rt values are  $\pm 1 \%$ .

3. Typical return loss, 102 kHz – 2.048 MHz band.

Figure 12. 29C304A 1.544 MHz D4 Channel Bank Applications (Hardware Mode).



29C304A MATRA MHS

#### **D4** Channel Bank Applications

Existing D4 Channel Bank architectures frequently employ: (1) a plus-in card for T1 pulse generation (6.0 V peak); and (2) a separate card for pulse shaping and Line Build-Out (LBO). The 29C304A integrates the functions of both cards on a single chip producing a DSX-1 compatible, 3.0 V peak output pulse with a standard transformer. In new designs, the 29C304A can replace two cards with one. However, the 29C304A is also compatible with existing dual-card architectures. With an appropriate output transformer, the 29C304A can produce full 6.0 V peak amplitude pulses suitable for D4 Channel Bank applications with separate pulse shaping/LBO cards.

To achieve the 6.0 V peak output, the FCC Part 68-010 Equalizer Code setting is used. (EC = 010). Whith the standard 1:1.15 transformer, this code produces a 3.0 V peak pulse. However, doubling the transformer tums ratio to 1:2.30 produces the desired 6.0 V peak pulse.

Figure 12 shows a D4 Channel Bank application circuit using the correct Equalizer Code setting and transformer. Transformer specifications are listed in Table 10. Vendors supplying suitable transformers include Pulse Engineering, Bel Fuse, Midcom and Schott. Application circuit functionality was confirmed using a Pulse Engineering PE65558 transformer.

**Table 11: Transformer Specifications.** 

| Parameter                                                      | Value         |  |  |  |
|----------------------------------------------------------------|---------------|--|--|--|
| Turns Ratio                                                    | 1:2.3 (± 5 %) |  |  |  |
| Primary Inductance                                             | 1.2 mH min    |  |  |  |
| Leakage Inductance                                             | 0.5 μH max    |  |  |  |
| Interwinding Capacitance                                       | 25 pF max     |  |  |  |
| Series Resistance                                              | 1.0 Ω PRI     |  |  |  |
| <b>Note</b> : Typical pulse undershoot = $30 \% (\pm 10) \%$ . |               |  |  |  |

## **Electrical Characteristics**

#### **Absolute Maximum Ratings**

| Symbol          | Parameter                           | Min        | Max     | Units |
|-----------------|-------------------------------------|------------|---------|-------|
| RV+, TV+        | DC supply (referenced to GND)       | _          | 6.0     | V     |
| V <sub>IN</sub> | Input voltage, any pin <sup>1</sup> | RGND - 0.3 | RV+ 0.3 | V     |
| I <sub>IN</sub> | Input current, any pin <sup>2</sup> | - 10       | 10      | mA    |
| T <sub>A</sub>  | Ambient operating temperature       | - 40       | 85      | °C    |
| $T_{STG}$       | Storage temperature                 | - 65       | 150     | °C    |

WARNING: Operations at or beyond these limits may result in permanent damage to the device. Normal operation not guaranteed at these extremes.

**Notes:** 1. Excluding RTIP and RRING which must stay within -6 V to RV + 0.3 V.

2. Transient currents of up to 100 mA will not cause SCR latch-up, TTIP, TRING, TV+ and TGND can withstand a continuous current of 100 mA.

#### **Recommended Operating Conditions**

| Symbol         | Parameter                     | Min  | Тур | Max  | Units |
|----------------|-------------------------------|------|-----|------|-------|
| RV+, TV+       | DC supply <sup>1</sup>        | 4.75 | 5.0 | 5.25 | V     |
| T <sub>A</sub> | Ambient operating temperature | - 40 | 25  | 85   | °C    |

Notes: 1. TV+ must not exceed RV+ by more than 0.3 V.

# **Electrical Characteristics** ( $T_A = -40$ °C to 85°C, $V_{+} = 5.0 \text{ V} \pm 5 \text{ %}$ , GND = 0 V)

| Symbol            | Parameter                                                                                     | Test Conditions                               | Min | Max  | Units |
|-------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------|-----|------|-------|
| $P_{\mathrm{D}}$  | Total power dissipation <sup>3</sup>                                                          | 100 % ones density & max line length @ 5.25 V | -   | 400  | mW    |
| $V_{\mathrm{IH}}$ | High level input voltage <sup>4, 5</sup> (pins 1-5, 10, 23-28)                                |                                               | 2.0 | -    | V     |
| $V_{\mathrm{IL}}$ | Low level input voltage <sup>4, 5</sup> (pins 1-5, 10, 23-28)                                 |                                               | _   | 0.8  | V     |
| V <sub>OH</sub>   | High level output voltage <sup>4, 5</sup> (pins 6-8, 11, 12, 23, 25) $I_{OUT} = -400 \ \mu A$ |                                               | 2.4 | -    | V     |
| V <sub>OL</sub>   | Low level output voltage <sup>4, 5</sup> (pins 6-8, 11, 12, 23, 25)                           | $I_{OUT} = 1.6 \text{ mA}$                    | -   | 0.4  | V     |
| I <sub>LL</sub>   | Input leakage current <sup>6</sup>                                                            |                                               | 0   | ± 10 | μΑ    |
| I <sub>3L</sub>   | Three-state leakage current <sup>4</sup> (pin 25)                                             |                                               | 0   | ± 10 | μΑ    |

Notes: 3. Power dissipation while driving 75  $\Omega$  load over operating temperature range. Includes device and load. Digital input levels are within 10 % of the supply rails and digital outputs are driving a 50 pF capacitive load.

- 4. Functionality of pins 23 and 25 depends on mode. See Host / Hardware Mode description.
- 5. Output drivers will output CMOS logic levels into CMOS loads.
- 6. Except MTIP and MRING  $I_{LL} = \pm 50 \mu A$ .

# **Analog Specifications** ( $T_A = -40^{\circ}\text{C}$ to 85°C, $V + = 5.0 \text{ V} \pm 5 \text{ %}$ , GND = 0 V)

| Parameter                              |                                      | Test Conditions     | Min                   | Ту   | <b>'p</b>  | Max  | Units |        |
|----------------------------------------|--------------------------------------|---------------------|-----------------------|------|------------|------|-------|--------|
| AMI Output Pulse DSX-1 Amplitudes CEPT |                                      | measured at the DSX | 2.4                   | 3.   | 0          | 3.6  | V     |        |
|                                        |                                      | СЕРТ                | measured at line side | 2.7  | 3.0        |      | 3.3   | V      |
| Recommende<br>and TRING                | d output load at TT                  | IP                  |                       | -    | 7          | 5    | -     | Ω      |
| 10 Hz –<br>8 kHz                       |                                      |                     | -                     | -    |            | 0.01 | UI    |        |
| Jitter added                           |                                      | 8 kHz –<br>40 kHz   |                       | -    | -          | -    | 0.025 | UI     |
| by the transmi                         | tter <sup>7</sup>                    | 10 Hz –<br>40 kHz   |                       | -    | -          | -    | 0.025 | UI     |
|                                        |                                      | Broad<br>Band       |                       | -    | -          |      | 0.05  | UI     |
| Sensitivity                            | (0dB = 2.4 V)                        |                     |                       | 13.6 | -          |      | -     | dB     |
| below DSX                              | (0dB = 2.4  V)                       |                     |                       | 500  | -          |      | -     | mV     |
| Loss of Signa                          | l threshold                          |                     |                       | -    | 0.3        |      |       | V      |
| Data decision                          | thrashold                            | DSX-1               |                       | 63   | 65         |      | 77    | % peak |
| Data decision                          | threshold                            | CEPT                |                       | 43   | 50         |      | 57    | % peak |
| Allowable con                          | secutive zeros befo                  | ore LOS             |                       | 160  | 175        |      | 190   | -      |
| Input jitter tolerance                 |                                      |                     |                       | 0.4  | _          |      | _     | UI     |
| Jitter attenuati                       | on curve corner fre                  | quency <sup>8</sup> |                       | _    | 6          |      | _     | Hz     |
| Minimum Ret                            | Minimum Return Loss <sup>9, 10</sup> |                     |                       | TRAN | ISMIT RECE |      | EIVE  |        |
|                                        |                                      |                     | Min                   | Tip  | Tip        | Min  |       |        |
| 51 kHz – 102 kHz                       |                                      |                     | 20                    | 28   | 20         | 30   | dB    |        |
| 102 kHz – 2.048 MHz                    |                                      |                     | 20                    | 28   | 20         | 30   | dB    |        |
|                                        | 2.048 MHz – 3.072 MHz                |                     |                       | 20   | 24         | 20   | 25    | dB     |

**Notes:** 7. Input signal to TCLK is jitter-free.

- 8. Circuit attenuates jitter at 20 dB/decade above the corner frequency.
- 9. In accordance with CCITT G.703/RC6367A return loss specifications when wired per Figure 10 (DSX-1) or Figure 11 (CEPT).
- 10. Guaranteed by design.

# **Ordering Information**



The information contained herein is subject to change without notice. No responsibility is assumed by MATRA MHS SA for using this publication and/or circuits described herein: nor for any possible infringements of patents or other rights of third parties which may result from its use.